Rev. 1.0, 02/00, page 138 of 1141
Table 7.3
Flash Memory Erase Blocks
Block (Size)
Address
EB0 (4 kbytes)
H'000000 to H'000FFF
EB1 (4 kbytes)
H'001000 to H'001FFF
EB2 (4 kbytes)
H'002000 to H'002FFF
EB3 (4 kbytes)
H'003000 to H'003FFF
EB4 (4 kbytes)
H'004000 to H'004FFF
EB5 (4 kbytes)
H'005000 to H'005FFF
EB6 (4 kbytes)
H'006000 to H'006FFF
EB7 (4 kbytes)
H'007000 to H'007FFF
EB8 (32 kbytes)
H'008000 to H'00FFFF
EB9 (64 kbytes)
H'010000 to H'01FFFF
EB10 (64 kbytes)
H'020000 to H'02FFFF
EB11 (64 kbytes)
H'030000 to H'03FFFF
EB12 (1 kbyte)
H'040000 to H'0403FF
EB13 (1 kbyte)
H'040400 to H'0407FF
EB14 (2 kbytes)
H'040800 to H'040FFF
EB15 (28 kbytes)
H'041000 to H'047FFF
7.3.5
Serial/Timer Control Register (STCR)
7
—
0
—
6
IICX1
0
R/W
5
IICX0
0
R/W
4
—
0
—
3
FLSHE
0
R/W
0
—
0
—
2
OSROME
0
R/W
1
—
0
—
Bit
Initial value
R/W
:
:
:
STCR is an 8-bit read/write register that controls the I
2
C bus interface operating mode, on-chip
flash memory (in F-ZTAT versions), and OSD ROM. For details on IIC bus interface, refer to
section 23, I
2
C Bus Interface. If a module controlled by STCR is not used, do not write 1 to the
corresponding bit. STCR is initialized to H'00 by a reset.
Bits 6 to 5
I
2
C Control (IICX1, IICX0): These bits control the operation of the I
2
C bus
interface. For details, see section 23, I
2
C Bus Interface.