Index
Index-12
MCSI (continued)
multichannel mode, channel enable
peripheral mapping
received data loading
registers, write protection
short/long framing
slave/master control
software reset
start sequence
stop
stop sequence
transmission
baud rate
clock frequency
transmission clock, frequency
transmit data loading
MCSI1
interrupt, mapping
overview
request, mapping
MCSI2
interrupt, mapping
overview
request, mapping
memory
and peripheral mapping, MCSI
capability
PDROM
SARAM
connections, DSP subsystem
interface traffic controller
See traffic
controller
map
McBSP
MCSI
MPU
TI925T
traffic controller
space protection, DMA controller
timing control, EMIFS
types, DSP subsystem
memory management unit
See MMU
microprocessing unit interface
See MPUI
MicroWire interface, MPU public peripherals
MMC, DMA
receive mode
transmit mode
MMC/SD
command flow
host controller
clocks
description
DMA request
features
interrupt
reset
signal pads
internal pullups
pin multiplexing
MMU
accessible registers
domain access control
DSP, overview
fault checking sequence
faults
interrupts, local bus
permission access
programming, USB local bus
modem interface
See MCSI2
monochrome passive mode
MPU
bootloader
clock, domains
components, defined
coprocessor 15
access
introduction
register description terms
core, description
data cache
double-mapped space
operation
validation
overview
endianism conversion
through DSP MMU
through MPUI
ETM environment
features
interface
overview
GPIO interface
I/O
clocks
keyboard interface
public peripherals
reset