Registers
5-38
Table 5–10. DMA Controller Registers (Continued)
Name
Reset Value
Address
Size
(Bits)
R/W
Description
DMA_CSDP_CH6
Channel 6 source destination
parameters
R/W
16
0xFFFED980
0x0000
DMA_CCR_CH6
Channel 6 control
R/W
16
0xFFFED982
0x0000
DMA_CICR_CH6
Channel 6 interrupt control
R/W
16
0xFFFED984
0x0003
DMA_CSR_CH6
Channel 6 status
R
16
0xFFFED986
0x0000
DMA_CSSA_L_CH6
Channel 6 source start address
lower bit
R/W
16
0xFFFED988
U
DMA_CSSA_U_CH6
Channel 6 source start address
upper bits
R/W
16
0xFFFED98A
U
DMA_CDSA_L_CH6
Channel 6 destination start address
lower bits
R/W
16
0xFFFED98C
U
DMA_CDSA_U_CH6
Channel 6 destination start address
upper bits
R/W
16
0xFFFED98E
U
DMA_CEN_CH6
Channel 6 element number
R/W
16
0xFFFED990
U
DMA_CFN_CH6
Channel 6 frame number
R/W
16
0xFFFED992
U
DMA_CFI_CH6
Channel 6 frame index
R/W
16
0xFFFED994
U
DMA_CEI_CH6
Channel 6 element index
R/W
16
0xFFFED996
U
DMA_CPC_CH6
Channel 6 channel progress counter
R/W
16
0xFFFED998
U
DMA_CSDP_CH7
Channel 7 source destination
parameters
R/W
16
0xFFFED9C0
0x0000
DMA_CCR_CH7
Channel 7 control
R/W
16
0xFFFED9C2
0x0000
DMA_CICR_CH7
Channel 7 interrupt control
R/W
16
0xFFFED9C4
0x0003
DMA_CSR_CH7
Channel 7 status
R
16
0xFFFED9C6
0x0000
DMA_CSSA_L_CH7
Channel 7 source start address
lower bits
R/W
16
0xFFFED9C8
U
DMA_CSSA_U_CH7
Channel 7 source start address
upper bits
R/W
16
0xFFFED9CA
U
DMA_CDSA_L_CH7
Channel 7 destination start address
lower bits
R/W
16
0xFFFED9CC
U
DMA_CDSA_U_CH7
Channel 7 destination start address
lower bits
R/W
16
0xFFFED9CE
U
DMA_CEN_CH7
Channel 7 element number
R/W
16
0xFFFED9D0
U
DMA_CFN_CH7
Channel 7 frame number
R/W
16
0xFFFED9D2
U