UART/IrDA Control and Status Registers
12-76
The mode definition 2 register (MDR2) sets the trigger level for the frame
status FIFO (8 entries) and must be programmed before the mode is
programmed in MDR1[2:0].
Table 12–73. Mode Definition Register 2 (MDR2)
Bit
Name
Value
Function
R/W
Reset
Value
7–5
–
Reserved
R/W
000
4–3
DIV_1.6M
MSB part of DIV_1.6
R/W
00
2–1
STS_FIFO_TRIG
Frame status FIFO threshold select:
R/W
00
00
1 entry
01
4 entry
10
7 entry
11
8 entry
0
–
Reserved
R/W
0
The transmit frame length registers (TXFLL and TXFLH) hold the 13-bit trans-
mit frame length. TXFLL holds the least significant bits, and TXFLH holds the
most significant bits. The frame length value is used if the frame length method
of frame closing is used.
In terms of the IrDA frame format (see Figure 12–14), the value stored in the
TXFLH/TXFLL registers is the byte length from A to I.
Table 12–74. Transmit Frame Length Low Register (TXFLL)
Bit
Name
Function
R/W
Reset
Value
7–0
TXFLL
LSB register used to specify the frame length
W
00000000
Table 12–75. Transmit Frame Length High Register (TXFLH)
Bit
Name
Function
R/W
Reset
Value
7–5
–
Reserved
W
000
4–0
TXFLH
MSB register used to specify the frame length
W
00000