OMAP5910 Configuration Registers
6-37
MPU Private Peripherals
Table 6–35. Functional Multiplexing Control 7 Register (FUNC_MUX_CTRL_7)
Bits
Name
Description
R/W
Reset
Value
31–21
RESERVED
Reserved for future expansion. These bits must always
be written as 0.
R/W
0x0
20–18
CONF_ARMIO_2_R
These bits control the multiplexing on the OMAP5910
I/O, which defaults to MPUIO2 at reset
The control for this I/O is forced to 000 at reset and
while in compatibility mode.
R/W
0x0
17–15
CONF_ARMIO_4_R
These bits control the multiplexing on the OMAP5910
I/O, which defaults to MPUIO4 at reset
The control for this I/O is forced to 000 at reset and
while in compatibility mode.
R/W
0x0
14–12
CONF_ARMIO_5_R
These bits control the multiplexing on the OMAP5910
I/O, which defaults to MPUIO5 at reset.
The control for this I/O is forced to 000 at reset and
while in compatibility mode.
R/W
0x0
11–9
CONF_GPIO_0_R
These bits control the multiplexing on the OMAP5910
I/O, which defaults to GPIO0 at reset.
The control for this I/O is forced to 000 at reset and
while in compatibility mode.
R/W
0x0
8–6
CONF_GPIO_1_R
These bits control the multiplexing on the OMAP5910
I/O, which defaults to GPIO1 at reset.
The control for this I/O is forced to 000 at reset and
while in compatibility mode.
R/W
0x0
5–3
CONF_GPIO_2_R
These bits control the multiplexing on the OMAP5910
I/O, which defaults to GPIO2 at reset.
The control for this I/O is forced to 000 at reset and
while in compatibility mode.
R/W
0x0
2–0
CONF_GPIO_3_R
These bits control the multiplexing on the OMAP5910
I/O, which defaults to GPIO3 at reset.
The control for this I/O is forced to 000 at reset and
while in compatibility mode.
R/W
0x0