MicroWire Interface
7-31
MPU Public Peripherals
Table 7–26. MicroWire Registers (Continued)
Register
Offset
Address
Size
R/W
Description
SR3
Setup 3
R/W
16 bits
FFFB:3000
0x10
SR4
Setup 4
R/W
16 bits
FFFB:3000
0x14
SR5
Setup 5
R/W
16 bits
FFFB:3000
0x18
Table 7–27. Transmit Data Register (TDR)
Bit
Name
Function
Reset
Value
15–0
TD
Data to transmit
Undefined
Note:
MSB (bit 15) is the first transmitted bit.
Whatever its size, the word must be aligned on the most significant bit (MSB)
side.
Table 7–28. Receive Data Register (RDR) – Offset address (hex): 0x00
Bit
Name
Function
Reset
Value
15–0
TD
Received data
Undefined
Note:
LSB (bit 0) is the last received bit.
Whatever its size, the word is aligned on the least significant bit (LSB) side.