UART/IrDA Control and Status Registers
12-71
UART Devices
Table 12–60. EFR[0:3]: Software Flow Control Options
Bit 3
Bit 2
Bit 1
Bit 0
TX, RX Software Flow Controls
0
0
X
X
No transmit flow control
1
0
X
X
Transmit XON1, XOFF1
0
1
X
X
Transmit XON2, XOFF2
1
1
X
X
Transmit XON1, XON2: XOFF1, XOFF2
†
X
X
0
0
No receive flow control
X
X
1
0
Receiver compares XON1, XOFF1
X
X
0
1
Receiver compares XON2, XOFF2
X
X
1
1
Receiver compares XON1, XON2: XOFF1, XOFF2
†
† In these cases, the XON1 and XON2 characters or the XOFF1 and XOFF2 characters must be transmitted/received sequentially
with XON1/XOFF1 followed by XON2/XOFF2.
XON1 and XON2 must be set to different values if the software flow control is
enabled.
Table 12–61. XON1/Address Register 1 (XON1/ADDR1)
Bit
Name
Function
R/W
Reset
Value
7–0
XON_WORD1
Used to store the 8-bit XON1 character in UART
mode and ADDR1 address 1 for SIR mode.
R/W
0x00
Table 12–62. XON2/Address Register 2 (XON2/ADDR2)
Bit
Name
Function
R/W
Reset
Value
7–0
XON_WORD2
Used to store the 8-bit XON2 character in UART
mode and ADDR2 address 2 for SIR mode.
R/W
0x00
Table 12–63. XOFF1 Register (XOFF1)
Bit
Name
Function
R/W
Reset
Value
7–0
XOFF_WORD1
Used to store the 8-bit XOFF1 character in used
in UART modes.
R/W
0x00