DSP Memory Management Unit
2-49
MPU Subsystem
Table 2–29. Control Register (CNTL_REG) – Offset Address (hex): 08
Bit
Function
Size
Access
Value at
Hardware
Reset
15–6
Reserved
10
5
Enables the 16-bit burst management. Active high.
1
R
0
4
Reserved
1
3
Reserved
1
2
When 1, enables the walking table logic. When 0, the walking
table is disabled and access to the TLB and lock counter are
disabled.
1
R
0
1
Enables MMU. Active high.
1
R
0
0
Resets module. Active low.
1
R
0
Table 2–30. Fault Address Register MSB (FAULT_AD_H_REG) – Offset Address (hex): 0C
Bit
Function
Size
Access
Value at
Hardware
Reset
15–9
Reserved
7
8
The access that generated a permission fault is data when 1 or
program when 0.
1
R
0
7–0
MSB of virtual address of the access that generated a permission
fault
8
R
0
Table 2–31. Fault Address Register LSB (FAULT_AD_L_REG) – Offset Address (hex): 10
Bit
Function
Size
Access
Value at
Hardware
Reset
15–7
LSB of virtual address of the access that generated a permission
fault
9
R
0
6–0
Reserved
7