OMAP5910 Configuration Registers
6-61
MPU Private Peripherals
Table 6–46. Gate and Inhibit Control 0 Register (GATE_INH_CTRL_0) (Continued)
Bit
Reset
Value
R/W
Description
Value
Name
2
CONF_
SOFTWARE_PWR_R
This bit controls software gating and
inhibiting of the OMAP5910 I/O, which
are gated or inhibited by COM_PWR
status.
If the gating and inhibiting logic are
enabled by FUNC_MUX_CTRL_0
(10 – 13) bits and
conf_software_gate_ena_r is set to 1,
this bit controls the com_pwr gating
and inhibiting instead of device pins.
This bit has no effect in compatibility
mode.
R/W
0x0
1
CONF_
SOFTWARE_BVLZ_R
This bit controls software gating and
inhibiting of the OMAP5910 I/O, which
are gated or inhibited by
BFAIL/EXT_FIQ.
If the gating and inhibiting logic are
enabled by FUNC_MUX_CTRL_0
(10 – 13) bits and
conf_software_gate_ena_r is set to 1,
this bit controls the BFAIL/EXT_FIQ
gating and inhibiting instead of device
pins.
This bit has no effect in compatibility
mode.
R/W
0x0
0
CONF_
SOFTWARE_
GATE_ENA_R
This bit controls software gating of the
OMAP5910 I/O, which are gated or
inhibited.
If the gating and inhibiting logic are
enabled by FUNC_MUX_CTRL_0
(10 – 13) bits, this enables software to
control the gating and inhibiting instead
of device pins.
This bit has no effect in compatibility
mode.
R/W
0x0