EMIF
3-36
3.7
EMIF
The external memory interface (EMIF) is a DSP subsystem module that gives
the DSP access to the shared system memory managed by the traffic control-
ler. The EMIF interfaces directly to a 32-bit wide system bus. This bus can
operate at the CPU clock rate with sustained throughput during burst
accesses. The EMIF has two control registers for user configuration:
-
EMIF global control register (GCR)
-
EMIF global reset register (GRR)
3.7.1
EMIF Global Control Register (EMIF_GCR)
The EMIF global control register (GCR) configures general operation of the
EMIF module. The EMIF GCR appears at word address 0x0800 in the DSP
I/O space.
Table 3–11.
EMIF Global Control Register (EMIF GCR)
Bit
Name
Function
Type
Reset
Value
15–12
Reserved
R
0
11–8
Reserved
RW
0
7
WPE
Write posting enable
WPE=0, write posting is disabled (for debug).
WPE=1, write posting is enabled.
RW
0
6
Reserved
RW
0
5
Reserved
RW
1
4
Reserved
R
0
3
Reserved
R
x
2
Reserved
R
x
1
Reserved
R
0
0
Reserved
RW
0