DSP Memory
3-15
DSP Subsystem
Table 3–2. DSP Peripheral Mapping
Start Byte Address (hex)
†
Name
Word Address
Strobe
‡
x000000
TIPB bridge
00000
Strobe 1
x001000
EMIF
00800
Fixed strobe period
x001800
DMA
00C00
Fixed strobe period
x002800
I-cache
01400
Fixed strobe period
x005000
TIMER 1
02800
Fixed strobe period
x005800
TIMER 2
02C00
Fixed strobe period
x006000
TIMER 3
03000
Fixed strobe period
x006800
WD_TIMER
03400
Fixed strobe period
x008000
CLKM 2
04000
Strobe 1
x009000
Level 2 interrupt handler
04800
Fixed strobe period
x0010000
UART1
08000
Strobe2
x0010800
UART2
08400
Strobe2
x0011800
McBSP1
08c00
Strobe2
x0012000
MCSI2
09000
Strobe2
x0012800
MCSI1
09400
Strobe2
x0017000
McBSP3
0B800
Strobe2
x019800
UART3
0CC00
Strobe2
x01C800
UART1, 2, 3 sharing switch
0E400
Strobe2
x001E000
GPIO
0F000
Strobe2
x001F000
Mailbox
0F800
Strobe2
x001F800
DSP MPUI register
0FC00
Strobe2
† All other I/O memory addresses are reserved.
‡ Internal wait states for accessing peripherals are set by strobe1 and strobe2 fields in TIPB CM register (see Section 3.5.1,
Control Mode Register).