DMA Controller
3-17
DSP Subsystem
Figure 3–7. DMA and Ports
Configuration
(EMIF)
(DARAM)
(SARAM)
(MPUI)
(TIPB)
Memory
I/F
TMS320C55x
DSP core
HWA
Shared
TIPB
Bridge
Shared
TIPB
bridge
Private
TIPB
bridge
EMIF
PDROM
SARAM
DARAM
I-Cache
MPUI port
Internal
memory
buses
TMS320C55x DSP
Pseudo-
dynamic
sharing
DMA
DSP 5-Port DMA
Endianism
conversion
Traffic
controller
DSP
MMU
On-chip
SARAM
ROM,
SRAM,
Flash,
SBFlash
SDRAM
DSP private peripheral bus
DSP public peripheral bus
MPU public peripheral
bus
16
16
MPUI
MPU
MPU subsystem
MPU
System
DMA
MPU public
TIPB bridge
GPIO I/F
1 INT to MPU
and/or DSP
MPU_GPIO_CK
Mailbox
UART1,2,3
MPU/DSP
shared
peripherals
McBSP1 (audio PCM)
I2S via McBSP
DSPXOR_CK
2 INT, 2DMA
DSP public
peripherals
McBSP3 (optical)
(McBSP)
DSPXOR_CK
2 INT, 2DMA
MCSI1(bluetooth voice)
(MCSI)
DSPXOR_CK
2 INT
MCSI2
(MCSI)
DSPXOR_CK
2 INT
Endianism conversion
Static UART
sharing switch