Tables
xxvii
Tables
Tables
2-1
Data Cache Configuration
2-2
Write Buffer Configuration
2-3
CP15 Register Summary
2-4
Reading From CP15 Register 0
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
2-5
CP15 ID Register
2-6
CP15 Cache Information Register (CIR)
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
2-7
CP15 Control Register
2-8
Domain Configuration
2-9
CP15 Fault Status Register
2-10
Cache Operations
2-1 1
TLB Operations
2-12
Lockdown Operations
2-13
TI Operations
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
2-14
TI925T Configuration Register
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
2-15
TI925T_status Register
2-16
CP15 Registers or Functions Used by the MMU
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
2-17
Level 1 Fine Page Table Descriptor
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
2-18
Interpreting Level 1 Descriptor Bits 1-0
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
2-19
Level 1 Coarse Page Table Descriptor
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
2-20
Level 1 Section Descriptor
2-21
Level 2 Section Descriptor
2-22
Interpreting Page Table Entry Bits 1-0
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
2-23
Priority Encoding of the Fault Status Register
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
2-24
Interpreting Access Bits in Domain Access Control Register
. . . . . . . . . . . . . . . . . . . . . . .
2-25
Interpreting Access Permission
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
2-26
DSP Memory Management Unit Registers
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
2-27
Prefetch Register (PREFETCH_REG)) - Offset Address (hex): 00
. . . . . . . . . . . . . . . . . .
2-28
Prefetch Status Register (WALKING_ST_REG) - Offset Address (hex): 04
2-29
Control Register (CNTL_REG) - Offset Address (hex): 08
. . . . . . . . . . . . . . . . . . . . . . . . .
2-30
Fault Address Register MSB (FAULT_AD_H_REG) - Offset Address (hex): 0C
2-31
Fault Address Register LSB (FAULT_AD_L_REG) - Offset Address (hex): 10
2-32
Fault Status Register (F_ST_REG)) - Offset Address (hex): 14
. . . . . . . . . . . . . . . . . . . .
2-33
IT Acknowledge Register (IT_ACK_REG) - Offset Address (hex): 18
2-34
TTB Register MSB (TTB_H_REG) - Offset Address (hex): 1C
. . . . . . . . . . . . . . . . . . . . .
2-35
TTB Register LSB (TTB_L_REG) - Offset Address (hex): 20
. . . . . . . . . . . . . . . . . . . . . .
2-36
Lock Counter Register (LOCK_REG) - Offset Address (hex): 24
. . . . . . . . . . . . . . . . . . .
2-37
Load Entry in TLB Register (LD_TLB_REG) - Offset Address (hex): 28
2-38
CAM Entry Register MSB (CAM_H_REG) - Offset Address (hex): 2C
2-39
CAM Entry Register LSB (CAM_L_REG) - Offset Address (hex): 30
. . . . . . . . . . . . . . . .
2-40
RAM Entry Register MSB (RAM_H_REG) - Offset Address (hex): 34
2-41
RAM Entry Register LSB (RAM_L_REG) - Offset Address (hex): 38