McBSP3
9-23
DSP Public Peripherals
DSP_Write(0x0000) => SPCR2; set up SPCR2 as initial configuration.
Note:
This setup is not needed after reset.
9.4.4.14
Pin Control Register Configuration
DSP_Write(0x0a0b) => PCR; set up PCR per below configuration.
Table 9–24. Pin Control Register Configuration (DSP_Write(0x0a0b) => PCR)
Bit
Config Value
Description
15–14
00b
Reserved
13
0b
Set serial port mode for DX, FSX and CLKX pins
12
0b
Set serial port mode for DR, FSR and CLKR pins
11
1b
TX frame-synchronization signal driven by internal generator
10
0b
RX frame-synchronization signal derived by external source
9
1b
McBSP is set master and generate clock by internal source
8
0b
CLKR set input pin and derived by external source
7
0b
Sample rate generator input clock mode bit
6
0b
CLKS pin status (no meaning in OMAP5910)
5
0b
DX pin status
4
0b
DR pin status
3
1b
Set FSX polarity as active high
2
0b
Set FSR polarity as active high
1
1b
Set CLKX polarity as data driven on falling edge
0
1b
Set CLKR polarity as data sampled on rising edge