OMAP5910 Configuration Registers
6-55
MPU Private Peripherals
Table 6–44. Pulldown Control 2 Register (PULL_DWN_CTRL_2) (Continued)
Bit
Reset
Value
R/W
Description (See Note)
Value
Name
23
CONF_PDEN_GPIO_9_R
This bit controls the pulldown enable on the
OMAP5910 I/O, which defaults to GPIO.9 at
reset.
R/W
0x0
0
Pulldown enabled
1
Pulldown disabled
The control for this pulldown is forced on at
reset and while in compatibility mode.
22
CONF_PDEN_COM_
MCLK_REQ_R
This bit controls the pulldown enable on the
OMAP5910 I/O, which defaults to
UART2.CLKREQ at reset.
R/W
0x0
0
Pulldown enabled
1
Pulldown disabled
The control for this pulldown is forced on at
reset and while in compatibility mode.
21
RESERVED
Reserved for future expansion. These bits
must always be written as 0.
R/W
0x0
20
CONF_PDEN_MCSI2_
SYNC_R
This bit controls the pulldown enable on the
OMAP5910 I/O, which defaults to
MCSI2.SYNC at reset.
R/W
0x0
0
Pulldown enabled
1
Pulldown disabled
19
RESERVED
Reserved for future expansion. These bits
must always be written as 0.
R/W
0x0
18
CONF_PDEN_MCSI2_
DIN_R
This bit controls the pulldown enable on the
OMAP5910 I/O, which defaults to
MCSI2.DIN at reset.
R/W
0x0
0
Pulldown enabled
1
Pulldown disabled
Note:
Unless otherwise indicated, pulldown control for each I/O is forced off at reset while in compatibility mode. The pull-
down control register bits only control the pulldowns while in native mode. Depending upon the pin multiplexing config-
uration of any particular I/O, a pulldown may not be available. Consult Appendix A of this document or the OMAP5910
data manual (literature number SPRS197) to determine whether a pulldown exists for each I/O.