LCD Controller Registers
11-32
11.8.2 LCD Timing 0 Register (LcdTiming0)
Table 11–18 describes the LCD timing 0 register (LcdTiming0) bits.
Table 11–18. LCD Timing 0 Register (LcdTiming0)
Bit
Name
Description
Reset
Value
31–24
HBP
Horizontal back porch
Encoded value (from 1
–
256) used to specify number of pixel clock periods to
add to the beginning of a line transmission before the first set of pixels is
output to the display (program to value minus one).
The pixel clock is held in its inactive state during the beginning of line wait
period in passive display mode, and is permitted to transition in active
display mode.
x
23–16
HFP
Horizontal front porch
Encoded value (from 1
–
256) used to specify number of pixel clock periods to
add to the end of a line transmission before line clock is asserted (program
to value minus one).
The pixel clock is held in its inactive state during the end of line wait period in
passive display mode and is permitted to transition in active display mode.
x
15–10
HSW
Horizontal synchronization pulse width
Encoded value (from 1
–
64) used to specify number of pixel clock periods to
pulse the line clock at the end of each line (program to value minus one).
The pixel clock is held in its inactive state during the generation of the line
clock in passive display mode, and is permitted to transition in active display
mode.
x
9–0
PPL
Pixels-per-line
Encoded value (from 1
–
1024) used to specify number of pixels contained
within each line on the LCD display (program to value minus one).
x
Note:
X = Unknown