DSP Memory
3-10
Figure 3–5. DSP Memory Connections
D bus
C bus
B bus
P bus
A
D
E bus
F bus
To
external
memory
I/F
PDROM
1 block of 32K bytes
8 blocks of 8K bytes
12 blocks of 8K bytes
SARAM
DARAM
3.3.1
Internal Memory
-
The DARAM (64K bytes) can support up to two memory accesses in one
CPU clock cycle into each RAM block. Accesses can be made from any
internal data, program, or DMA bus. The DARAM memory consists of
8 blocks of 8K bytes each.
-
The SARAM (96K bytes) can support one memory access in one CPU
clock cycle into each RAM block. This access can be a 32-bit value. Ac-
cesses can be made from any internal data, program, or DMA bus. The
SARAM memory consists of 32 blocks of 8K bytes each.
-
The PDROM (32K bytes) can support one memory read in one CPU clock
cycle. This access can be a 32-bit value. Accesses can be made from any
internal data read or program bus. The PDROM memory consists of one
block of 32K bytes.