Memory Map
4-9
Memory Interface Traffic Controller
Table 4–3. MPU Memory Map (Continued)
Device Name
Data Access
†
Size in Bytes
End Address
Start Address
MPU Public TIPB Peripherals (Strobe 0) (continued)
USB function
FFFB:4000
FFFB:47FF
2K bytes
16 R/W
RTC
FFFB:4800
FFFB:4FFF
2K bytes
8 R/W
MPUIO
FFFB:5000
FFFB:57FF
2K bytes
16 R/W
PWL
FFFB:5800
FFFB:5FFF
2K bytes
8 R/W
PWT
FFFB:6000
FFFB:67FF
2K bytes
8 R/W
Camera IF
FFFB:6800
FFFB:6FFF
2K bytes
32 R/W
Reserved
FFFB:7000
FFFB:77FF
2K bytes
MMC
FFFB:7800
FFFB:7FFF
2K bytes
16 R/W
Reserved
FFFB:8000
FFFB:8FFF
4K bytes
32-kHz timer
FFFB:9000
FFFB:97FF
2K bytes
32 R/W
UART3
FFFB:9800
FFFB:9FFF
2K bytes
8 R/W
USB host
FFFB:A000
FFFB:A7FF
2K bytes
32 R/W
FAC
FFFB:A800
FFFB:AFFF
2K bytes
16 R/W
Reserved
FFFB:B000
FFFB:BFFF
4K bytes
HDQ/1-Wire
FFFB:C000
FFFB:C7FF
2K bytes
8 R/W
TIPB switches
FFFB:C800
FFFB:CFFF
2K bytes
16 R/W
LED1
FFFB:D000
FFFB:D7FF
2K bytes
8 R/W
LED2
FFFB:D800
FFFB:DFFF
2K bytes
8 R/W
Reserved
FFFB:E000
FFFB:FFFF
8K bytes
MPU Public TIPB Peripherals (Strobe 1)
Reserved
FFFC:0000
FFFC:DFFF
56K bytes
GPIOs
FFFC:E000
FFFC:E7FF
2K bytes
32 R/W
Reserved
FFFC:E800
FFFC:EFFF
2K bytes
Mailbox
FFFC:F000
FFFC:F7FF
2K bytes
16 R/W
† Each register must always be accessed using the appropriate data access width as indicated in this table. Failure to do so
may result in unexpected behavior including a TIPB bus error condition with an associated interrupt. Reserved address loca-
tions should never be accessed.