Index
Index-16
prescale clock timer value
See PTV
prescaler, I2C
description
noise filter
priorities between channels, DMA controller, generic
channels
priority
algorithms
EMIFF
EMIFS
IMIF
handler
EMIFF
EMIFS
IMIF
scheme
private peripherals, DSP subsystem, system
operation
processor, MPU/DSP communication
programmability, hsync/vsync rise and fall, LCD
controller
programmable
generic channels, DMA controller
interrupt sources, DMA controller
programming
architecture, maximum performance
I2C
timers
DSP private peripherals
MPU private peripherals
watchdog timer (DSP)
timer mode
watchdog mode
watchdog timer (MPU)
timer mode
watchdog mode
protocol
autotransit mode, example
burst read (TI)
operational modes
cam_exclk switch, clock switching
cam_lclk switch, clock switching
communication, DSP public peripherals
Intel
LCD controller, example
MicroWire interface
serial EEPROM, example
synchronous flash burst, configuration
PTV divisors, 32-bit timers, DSP private
peripherals
public peripherals
DSP subsystem
overview
system operation
MPU
autostart
frame adjustment counter
frame synchronization
reset FIFO
pulldown, control
pullup
control
internal, MMC/SD
pulse shaping, UART, IrDA
pulse-width tone
PWL
description
registers
PWT
programming
registers
R
read synchronization, DSP DMA controller
receive, interrupt, MCSI
receiver, I2C
master
slave
refresh rate, pixel clock
request
mapping
DMA controller
McBSP1
McBSP3
MCSI1
MCSI2
USB, autodecoded vs. non-autodecoded
reset
cold, ULPD
control, DSP subsystem
FIFO, MPU public peripherals
hardware, USB host controller
I2C
interrupt handler, USB
LCD panel, signals
management, overview