Pulse-Width Tone
7-53
MPU Public Peripherals
Figure 7–22. PWT Block Diagram
MPU peripheral bus
1/2
1/2
1/2
1/2
1/154
&
TIPB interface
1/8
101/107
49/55
50/63
80/127
FRC
VRC
Param
Testin
Tone
PWT_CLK
t1
t2
t3
t4
5-bit counter
t128
t64
t32
t16
and
comparator
7.7.3
PWT Registers
Start address (hex): FFFB6000
Table 7–44 lists the PWT registers. Table 7–45 through Table 7–47 describe
the individual registers.
Table 7–44. PWT Registers
Register
Description
R/W
Size
Address
Offset
FRC
PWT frequency control
R/W
8 bits
FFFB:6000
0x00
VRC
PWT volume control
R/W
8 bits
FFFB:6000
0x04
GCR
PWT general control
R/W
8 bits
FFFB:6000
0x08