McBSP3
9-18
9.4.4.3
Receive Control Register Configuration
The values of RWDLEN1, 2 and XWDLEN1, 2 must be set to the same value
in SPI mode.
DSP_Write(0x0000) => RCR1; set up RCR1 per below configuration.
Table 9–17. Receive Control Register 1 Configuration (DSP_Write(0x0000) => RCR1)
Bit
Config Value
Description
15
0b
Reserved
14–8
000 0000b
Set receive frame length as one word per frame
7–5
000b
Set receive word length as 8 bits per frame
4–0
0 0000b
Reserved
DSP_Write(0x0000) => RCR2; set up RCR2 per below configuration.
Table 9–18. Receive Control Register 2 Configuration (DSP_Write(0x0000) => RCR2)
Bit
Config Value
Description
15
0b
Set single-phase frame
14–8
000 0000b
Don’t care for single phase frame
7–5
000b
Don’t care for single phase frame
4–3
00b
Set no companding data and transfer start with MSB first
2
0b
Set FSR not ignore after the first resets the transfer
1–0
00b
Set data delay as 0 bit