MPU Interface
2-62
Table 2–53. Status Register (STATUS_REG) – Offset: x10 (Continued)
Bit
Value at
Hardware
Reset
Access
Size
Function
Value
0
Current access mode when ACCESS_DONE = 0 or
last access mode when ACCESS_DONE = 1
1
R
1
0
SAM
1
HOM
Table 2–54. DSP Status Register (DSP_STATUS_REG) – Offset: x14
Bit
Value
Function
Size
Access
Value at
Hardware
Reset
11
HOM or SAM for accessing DSP peripherals (from
DSP)
1
R
1
0
SAM
1
HOM
10
HOM or SAM for accessing MPUI peripherals (from
DSP)
1
R
1
0
SAM
1
HOM
9
Asynchronous reset controlled by emulation
1
R
1
8
Idle peripherals
1
R
1
0
Functional mode
1
Idle
Linked to bit 7 of the ISTR register (from DSP)
7
Idle peripherals
1
R
1
0
Functional mode
1
Idle
Linked to bit 6 of the ISTR register (from DSP)