OMAP5910 Configuration Registers
6-54
Table 6–44. Pulldown Control 2 Register (PULL_DWN_CTRL_2) (Continued)
Bit
Reset
Value
R/W
Description (See Note)
Value
Name
27
CONF_PDEN_MCBSP2_
XSYNC_R
This bit controls the pulldown enable on the
OMAP5910 I/O, which defaults to
MCBSP2.FSX at reset.
R/W
0x0
0
Pulldown enabled
1
Pulldown disabled
The control for this pulldown is forced on at
reset and while in compatibility mode.
26
CONF_PDEN_MCBSP2_
DIN_R
This bit controls the pulldown enable on the
OMAP5910 I/O, which defaults to
MCBSP2.DR at reset.
R/W
0x0
0
Pulldown enabled
1
Pulldown disabled
25
CONF_PDEN_
ARMIO_3_R
This bit controls the pulldown enable on the
OMAP5910 I/O, which defaults to MPUIO3 at
reset.
R/W
0x0
0
Pulldown enabled
1
Pulldown disabled
The control for this pulldown is forced on at
reset and while in compatibility mode.
24
CONF_PDEN_GPIO_8_R
This bit controls the pulldown enable on the
OMAP5910 I/O, which defaults to GPIO.8 at
reset.
R/W
0x0
0
Pulldown enabled
1
Pulldown disabled
The control for this pulldown is forced on at
reset and while in compatibility mode.
Note:
Unless otherwise indicated, pulldown control for each I/O is forced off at reset while in compatibility mode. The pull-
down control register bits only control the pulldowns while in native mode. Depending upon the pin multiplexing config-
uration of any particular I/O, a pulldown may not be available. Consult Appendix A of this document or the OMAP5910
data manual (literature number SPRS197) to determine whether a pulldown exists for each I/O.