Camera Interface
7-14
Table 7-6. Camera Interface Mode Configuration Register (MODE)
Bit
Name
Value
Function
R/W
Reset
Value
31-19
RESERVED
Reserved bits
R/W
0xX
18
RAZ_FIFO
When 1: Clears data in the FIFO;
reinitializes read and write pointers;
clears FIFO full interrupt, FIFO peak
counter; and resynchronizes.
R/W
0x0
17
EN_FIFO_FULL
0
Disables
R/W
0x0
1
Enables interrupt on FIFO_FULL
16
EN_NIRQ
0
Disables
R/W
0x0
1
Enables data transfer interrupt
(bypass DMA mode)
15-9
THRESHOLD
Programmable DMA request trigger
value; DMA request is made when
FIFO counter is equal to the
threshold value. Currently, set this
field to 1 in DMA mode.
R/W
0x0000001
8
DMA
Enables DMA mode when 1
R/W
0x0
7
EN_H_DOWN
Enables interrupt on HSYNC falling
edge.
Active when 1.
R/W
0x0
6
EN_H_UP
Enables interrupt on HSYNC rising
edge.
Active when 1.
R/W
0x0
5
EN_V_DOWN
Enables interrupt on VSYNC falling
edge.
Active when 1.
R/W
0x0
4
EN_V_UP
Enables interrupt on VSYNC rising
edge. Active when 1.
R/W
0x0
3
ORDERCAMD
Sets order of 2 consecutive bytes
received from camera (YUV format).
R/W
0x0
0
Not swapped
1
Swapped