McBSP3
9-20
9.4.4.5
Sample Rate Generator Configuration (SRGR[1,2])
DSP_Write (0x00FF) => SRGR1; set up SRGR1 per below configuration.
Table 9–21. Sample Rate Generator 1 Configuration (SRGR[1,2])
(DSP_Write (0x00FF) => SRGR1)
Bit
Config Value
Description
15–8
0000 0000b
These bits ignored by the FSGM=0 (SRGR2[12:12])
7–0
1111 1111b
Set sample rate generator clock divider
DSP_Write (0x2000) => SRGR2; set up SRGR2 per below configuration.
Table 9–22. Sample Rate Generator 2 Configuration (SRGR[1,2])
(DSP_Write (0x2000) => SRGR2)
Bit
Config Value
Description
15
0b
Set sample rate generator clock synchronization
14
0b
Set clock polarity
13
1b
Sample rate generator clock derived from DSP clock
12
0b
Set frame-synchronization
11–0
0000 0000
0000b
These bit ignored by the FSGM=0 (SRGR2[12:12])
Wait two CLKSRG clock cycles.
9.4.4.6
Start Sample Rate Generator (SPCR2)
DSP_Write SPCR2 or (0x0040) => SPCR2; bring sample rate generator out
of reset.
Note:
Wait two sample rate clock for McBSP stability.