Power Management
15-45
Clock Generation and System Reset Management
Figure 15–15. External Power Control During A Reset Sequence
Optional warm reset
V
DD
/V
DDSHV
CLK_32K
CLK_12M
NRESET
OMAPNRST
CTRL_INITZ
30 x clk12m
2 x clk12m
20 x clk12m
2 x clk32k min
1024 x clk32k
Optional warm reset
Internal
8 cycles
of
clk12m
FLASH.RP
PWRON_RESET
MPU_RST
15.3.9.1
Cold Reset
Cold reset is in response to the assertion of the external reset signal
(PWRON_RESET). When the reset is initiated from the pin, the OMAP5910
device is held in reset until the pin goes inactive. The reset module generates
reset signals to the respective modules. All modules are put to a known state,
and the RAM data is in an unknown state.
During the power-up reset, the DSP and the DSP subsystem are held in reset
mode (by hardware). The MPU boots from CS0 or CS3. Software then writes
to the control registers to release the reset of the DSP subsystem once the
MPU is up and running.