MPU Interface
2-63
MPU Subsystem
Table 2–54. DSP Status Register (DSP_STATUS_REG) – Offset: x14 (Continued)
Bit
Value at
Hardware
Reset
Access
Size
Function
Value
6
Idle peripherals
1
R
1
0
Functional mode
1
Idle
Linked to bit 4 of the ISTR register (from DSP)
5
Idle peripherals
1
R
1
0
Functional mode
1
Idle
LInked to bit 3 of the ISTR register (from DSP)
4
Interrupt acknowledged by the DSP (from DSP)
1
R
1
3
Output of TMS320C55x CPU ST3 register (from DSP),
which is the CPUAVIS bit
1
R
1
2
XF is a signal from the C55x DSP core. On standard
DSP devices such as the TMS320C5510, XF is con-
nected to a pin and used as an external flag. The
OMAP5910 device does not have an XF pin, so this bit
is provided to show tha value of the XF bit in the DSP
core status register (ST3)
1
R
1
1
Reset signal from MPU to DSP
1
R
1
0
Master reset (active low)
1
R
1
Table 2–55. DSP Boot Configuration Register (DSP_BOOT_CONFIG) – Offset: x18
Bit
Function
Size
Access
Value at
Hardware
Reset
15–10
Reserved
6
R/W
0
9–4
Reserved
6
R/W
0
3–0
DSP boot mode inputs (see Section 3.10.4, Boot Mode for DSP
Subsystem, for more detail.
4
R/W
0