OMAP5910 Configuration Registers
6-43
MPU Private Peripherals
Table 6–40. Functional Multiplexing Control C Register (FUNC_MUX_CTRL_C) (Continued)
Bits
Reset
Value
R/W
Description
Name
20–18
CONF_RX2_R
These bits control the multiplexing on the
OMAP5910 I/O, which defaults to UART2.RX at
reset.
The control for this I/O is forced to 000 at reset and
while in compatibility mode.
R/W
0x0
17–15
CONF_MCBSP2_DOUT_R
These bits control the multiplexing on the
OMAP5910 I/O, which defaults to MCBSP2.DOUT
at reset.
The control for this I/O is forced to 000 at reset and
while in compatibility mode.
R/W
0x0
14–12
CONF_MCBSP2_RSYNC_R
These bits control the multiplexing on the
OMAP5910 I/O, which defaults to MCBSP2.FSR at
reset.
The control for this I/O is forced to 000 at reset and
while in compatibility mode.
R/W
0x0
11–9
RESERVED
Reserved for future expansion. These bits must
always be written as 0.
R/W
0x0
8–6
CONF_MCBSP2_CLKR_R
These bits control the multiplexing on the
OMAP5910 I/O, which defaults to MCBSP2.CLKR
at reset.
The control for this I/O is forced to 000 at reset and
while in compatibility mode.
R/W
0x0
5–3
RESERVED
Reserved for future expansion. These bits must
always be written as 0.
R/W
0x0
2–0
CONF_MCBSP2_DIN_R
These bits control the multiplexing on the
OMAP5910 I/O, which defaults to MCBSP2.DR at
reset.
The control for this I/O is forced to 000 at reset and
while in compatibility mode.
R/W
0x0