Register Map
13-10
Table 13–1. USB Function Module Registers (Continued)
Register
Offset
Address
Access
Description
DMA Configuration (Continued)
TXDMA1
Transmit DMA control 1
R/W
0x54
TXDMA2
Transmit DMA control 2
R/W
0x58
Reserved
0x5C
RXDMA0
Receive DMA control 0
R/W
0x60
RXDMA1
Receive DMA control 1
R/W
0x64
RXDMA2
Receive DMA control 2
R/W
0x68
Reserved
0x6C-
0x7C
Endpoint Configuration
EP0
Endpoint configuration 0
R/W
0x80
EP1_RX
Receive endpoint configuration 1
R/W
0x84
EP2_RX
Receive endpoint configuration 2
R/W
0x88
…
…
EP15_RX
Receive endpoint configuration 15
R/W
0xBC
Reserved
0xC0
EP1_TX
Transmit endpoint configuration 1
R/W
0xC4
EP2_TX
Transmit endpoint configuration 2
R/W
0xC8
…
…
EP15_TX
Transmit endpoint configuration 15
R/W
0xFC
Note on register accesses:
-
The local host may read from or write into registers using one of the follow-
ing accesses:
J
16-bit access: All bits of the register are accessed.
J
8-LSB bit access: The 8 least significant bits are accessed.
J
8-MSB bit access: The 8 most significant bits are accessed.
Local host actions are required in some particular cases when reading or
writing data, depending on the access mode.