OMAP5910 Configuration Registers
6-40
Table 6–38. Functional Multiplexing Control A Register (FUNC_MUX_CTRL_A)
Bits
Name
Description
R/W
Reset
Value
31–27
RESERVED
Reserved for future expansion. These bits must
always be written as 0.
R/W
0x0
26–24
CONF_MMC_DAT1_R
These bits control the multiplexing on the
OMAP5910 I/O, which defaults to MMC.DAT1 at
reset.
As long as the STATIC_VALID pin is sampled high
upon reset, the control for this I/O is force to 000
at reset and while in compatibility mode.
STATIC_VALID must sample high at reset for the
associated OMAP5910 pin to function properly.
R/W
0x0
23–21
RESERVED
Reserved. These bits must always be written as 0.
R/W
0x0
20–18
CONF_MMC_DAT2_R
These bits control the multiplexing on the
OMAP5910 I/O, which defaults to MMC.DAT2 at
reset.
As long as the STATIC_VALID pin is sampled high
upon reset, the control for this I/O is force to 000
at reset and while in compatibility mode.
STATIC_VALID must sample high at reset for the
associated OMAP5910 pin to function properly.
R/W
0x0
17–15
RESERVED
Reserved for future expansion. These bits must
always be written as 0.
R/W
0x0
14–12
CONF_CLK32K_OUT_R
These bits control the multiplexing on the
OMAP5910 I/O, which defaults to CLK32K_OUT
at reset.
The control for this I/O is forced to 000’at reset
and in compatibility mode.
R/W
0x0
11–9
CONF_MCSI1_DIN_R
These bits control the multiplexing on the
OMAP5910 I/O, which defaults to MCSI1.DIN at
reset.
The control for this I/O is forced to 000 at reset
and in compatibility mode.
R/W
0x0
8–6
CONF_MCSI1_BCLK_R
These bits control the multiplexing on the
OMAP5910 I/O, which defaults to MCSI1.CLK at
reset.
The control for this I/O is forced to 000’at reset
and in compatibility mode.
R/W
0x0