OMAP5910 Configuration Registers
6-29
MPU Private Peripherals
Table 6–27. Functional Multiplexing Control 0 Register (FUNC_MUX_CTRL_0) (Continued)
Bit
Reset
Value
R/W
Description
Value
Name
19
VBUS_CTRL
This bit can be programmed to indicate an
external USB insertion/disconnection to the
OMAP5910 USB core.
R/W
0x0
0
Indicates an external USB disconnection
1
Indicates an external USB insertion
This bit is valid in compatibility and native
modes. There are several methods for VBUS
detect in native mode.
18
VBUS_MODE
Selects the USB vbus_ctrl input source, used
for USB insertion/disconnection detection.
R/W
0x0
0
USB input vbus_ctrl <= Hardware detection
(see bit (i7) of the MOD_CONF_CTRL_0
register)
1
USB input vbus_ctrl <= OMAP5910
configuration VBUS_CTRL bit
17–15
RESERVED
Reserved. These bits must always be written as
0.
R/W
0x0
14
NRESET_ENABLE
Allows AND gating of OMAP5910 outputs with
the OMAP CHIP_NRESET_OUT
R/W
0x0
0
Disabled
1
Allowed
This bit is valid in compatibility and native
modes.
13
PWR_MASK_IN
0
Does not allow AND gating of OMAP5910
inputs with COM_PWR_REQ (GPIO9) and
COM_STS (MPUIO(3)) OMAP5910 input pins
R/W
0x0
1
Allows AND gating of OMAP5910 inputs with
COM_PWR_REQ (GPIO9) and COM_STS
(ARMIO3) OMAP5910 input pins
This bit is valid in compatibility and native
modes.