OMAP5910 Configuration Registers
6-28
Table 6–27. Functional Multiplexing Control 0 Register (FUNC_MUX_CTRL_0)
Bit
Name
Value
Description
R/W
Reset
Value
31
CTRL_288_1
This bit configures the control mode 288_1
which enables the control of the OMAP
chip_nwakeup signal from the static_valid pad.
R/W
0x0
0
Functional mode; ULPD controls the OMAP
chip_nwakeup signal.
1
Debug; the OMAP5910 static_valid pad controls
the OMAP chip_nwakeup signal.
This bit is valid in compatibility and native
modes.
30–23
RESERVED
Reserved. These bits must always be written as
0.
R/W
0x0
22
LB_RESET_DISABLE
This bit holds the OMAP local bus reset input
active. Set this to 1 when using OMAP5910
USB_HHC module.
R/W
0x0
0
Local bus RESET <= 0
1
Local bus RESET <= USB_HHC LB reset
This bit is valid in compatibility and native
modes.
21
RESERVED
Reserved. This bit must always be written as 0.
R/W
0x0
20
LRU_SEL
This field configures the OMAP traffic controller
arbitration algorithm.
R/W
0x0
0
LRU priority scheme is used for arbitration.
1
Fixed priority scheme is used for arbitration.
This bit must only be changed if the DSP is in
reset. This bit is valid in compatibility and native
modes.