McBSP3
9-14
9.4.2
McBSP3 Interrupt Mapping
Table 9–13 identifies the McBSP3 interrupts. McBSP3 generates level 2
interrupts for both the DSP and the MPU.
Table 9–13. McBSP3 Interrupt Mapping
Incoming Interrupts
Level 2 DSP Interrupt
Level 2 MPU Interrupt
McBSP3 TX interrupt
IRQ_00
IRQ_10
McBSP3 RX interrupt
IRQ_01
IRQ_11
9.4.3
McBSP3 DMA Request Mapping
Table 9–14 identifies McBSP3 DMA request lines.
Table 9–14. DMA Request Mapping—McBSP3
DMA Request Source
DMA Request Line—DSP
DMA Request Line—
MPU
McBSP3 TX
DMA_REQ_10
DMA_REQ_10
McBSP3 RX
DMA_REQ_11
DMA_REQ_11
9.4.4
McBSP3 Application Example: Optical Interface
With the assistance of two GPIOs, McBSP3 is configured to connect to an
external optical audio interface (see Figure 9–6) device such as the Sanyo
LC89051V. The CLKS signal is the active input clock for the McBSP modem
block. The active input clock can be changed in a McBSP register, but activity
on CLKS is required to perform the set up and write to the McBSP register.
Section 9.4.4.1 through Section 9.4.4.12 explain the McBSP register setup for
optical interface with 8-bit transfer per frame in SPI master mode and GPIO
mode.