OMAP5910 Configuration Registers
6-66
Table 6–49. Module Configuration Control 0 Register (MOD_CONF_CTRL_0) (Continued)
Bit
Reset
Value
R/W
Description
Value
Name
18
CONF_MOD_MCBSP1_
AUXON
This bit enables the McBSP1 AUXON
functionality, which gates the functional
clock to the corresponding McBSP module.
R/W
0x0
0
The internal functional clock to McBSP1 is
active and depends upon the McBSP
configuration.
1
The internal functional clock to McBSP1 is
disabled or gated.
17
CONF_MOD_USB_W2FC_
VBUS_MODE_R
This bit determines what hardware method
is used for USB.VBUS detection.
R/W
0x0
0
The VBUS detection is under control of the
GPIO0 input.
1
The VBUS detection is under control of the
VBUS detection I/O cell.
This bit resets to 0 during reset and
compatibility mode.
16
CONF_MOD_I2C_
SELECT_R
This bit selects the I
2
C module
compatibility mode. This bit resets to
standard mode.
R/W
0x0
0
The I
2
C module is in standard mode.
1
The I
2
C module is in compatibility mode.
15–14 RESERVED
Reserved for future expansion. These bits
must always be written as 0.
R/W
0x0
13
CONF_MOD_SDRAM_
EMRS_BA1_CTRL
This bit allows the user to force the
SDRAM SDRAM.BA[1] pin to a high. With
proper disabling of SDRAM accesses from
OMAP5910, users can use this to program
the EMRS register of the SDRAM with an
MRS write instruction.
There are no hardware hooks to only
assert this when performing an MRS write.
Firmware must determine how to properly
control this.
R/W
0x0