McBSP3
9-12
Figure 9–5. McBSP3 Interface Diagram
MCBSP3.FSX
OMAP5910
McBSP3
CLKS
FSX_OUT
FSX_OE
FSX_IN
CLKX_OUT
CLKX_OE
CLKX_IN
DX_OUT
DX_OE
FSR_OUT
FSR_OE
FSR_IN
CLKR_OUT
CLKR_OE
CLKR_IN
DR_IN
0
MCBSP3.CLKX
MCBSP3.DX
MCBSP3.DR
Reset
MPU
Interrupts
DMA
requests
I/F
16
RX (DMA_REQ_11)
TX (DMA_REQ_10)
RX Interrupt (IRQ_1)
TX Interrupt (IRQ_0)
DSP public
peripheral bus
DSPPER_nRST
DSPXOR_CK
RX Interrupt (IRQ_11)
TX Interrupt (IRQ_10)
RX (DMA_REQ_11)
TX (DMA_REQ_10)
(12 MHz)
DSP
DMA
DSP level 2
interrupt handler
System
DMA
MPU level 2
interrupt handler
DSP peripheral
bridge
Clock generation
and management
DSP peripheral
fixed clock
(12 MHz)
0
0
0
Configuration
register
Configuration
register
Note:
You can use the AUXON feature to gate the functional clock to the McBSP3 module by setting MOD_CONF_CTRL_0[20]
to 1.