Camera Interface
7-13
MPU Public Peripherals
Table 7-4. Clock Control Register (CTRLCLOCK) (Continued)
Bit
Reset
Value
R/W
Function
Value
Name
4
CAMEXCLK_EN
0
Disables
R/W
0x0
1
Enables CAM.EXCLK
3
POLCLK
Sets polarity of CAM.LCLK
R/W
0x0
0
Data latched on rising edge
1
Data latched on falling edge
2-0
FOSCMOD
Sets the frequency of the CAM.EXCLK clock
R/W
0x00
000
12 MHz
010
6 MHz
100
9.6 MHz (48 MHz/5)
101
24 MHz (48 MHz/2)
110
8 MHz (48 MHz/6)
Table 7-5. Interrupt Source Status Register (IT_STATUS)
Bit
Name
Function
R/W
Reset
Value
31-6
RESERVED
Reserved bits
R
0xX
5
DATA_TRANSFER
Data transfer status. Set to 1 when trigger is reached.
Reset by reading IT_STATUS if no event in the meantime.
R
0x0
4
FIFO_FULL
Detect rising edge on FIFO full flag. Reset by reading
IT_STATUS if no event in the meantime.
R
0x0
3
H_DOWN
Flag for horizontal synchronous falling edge occurred.
Reset by reading IT_STATUS if no event in the meantime.
R
0x0
2
H_UP
Flag for horizontal synchronous rising edge occurred.
Reset by reading IT_STATUS if no event in the meantime.
R
0x0
1
V_DOWN
Flag for vertical synchronous falling edge occurred. Reset
by reading IT_STATUS if no event in the meantime.
R
0x0
0
V_UP
Flag for vertical synchronous rising edge occurred. Reset
by reading IT_STATUS if no event in the meantime.
R
0x0