DMA Controller
3-24
Table 3–5. DMA Controller Configuration Registers (Continued)
Register
Word Address
Description
Channel 4
DMA_CSDP4
Channel 4 source destination parameters
0C80h
DMA_CCR4
Channel 4 control
0C81h
DMA_CICR4
Channel 4 interrupt control
0C82h
DMA_CSR4
Channel 4 status
0C83h
DMA_CSSA_L4
Channel 4 source start address, lower bits
0C84h
DMA_CSSA_U4
Channel 4 source start address, upper bits
0C85h
DMA_CDSA_L4
Channel 4 destination start address, lower bits
0C86h
DMA_CDSA_U4
Channel 4 destination start address, upper bits
0C87h
DMA_CEN4
Channel 4 element number
0C88h
DMA_CFN4
Channel 4 frame number
0C89h
DMA_CSFI4
Channel 4 source frame index
0C8Ah
DMA_CSEI4
Channel 4 source element index
0C8Bh
DMA_CSAC4
Channel 4 source address counter
0C8Ch
DMA_CDAC4
Channel 4 destination address counter
0C8Dh
DMA_CDEI4
Channel 4 destination element index
0C8Eh
DMA_CDFI4
Channel 4 destination frame index
0C8Fh
Channel 5
DMA_CSDP5
Channel 5 source destination parameters
0CA0h
DMA_CCR5
Channel 5 control
0CA1h
DMA_CICR5
Channel 5 interrupt control
0CA2h
DMA_CSR5
Channel 5 status
0CA3h
DMA_CSSA_L5
Channel 5 source start address, lower bits
0CA4h
DMA_CSSA_U5
Channel 5 source start address, upper bits
0CA5h
DMA_CDSA_L5
Channel 5 destination start address, lower bits
0CA6h
DMA_CDSA_U5
Channel 5 destination start address, upper bits
0CA7h