MCSI2
9-54
9.7
MCSI2
This section provides information specific to MCSI2 (Figure 9–30) on the
OMAP5910 device.
9.7.1
MCSI2 Pin Description
Table 9–41 identifies the MCSI2 I/O pins.
Table 9–41. MCSI2 Pin Descriptions
Pin
I/O Direction
Description
MCSI2.DIN
In
Data input
MCSI2.DOUT
Out
Data output
MCSI2.CLK
In/out
Bit clock
MCSI2.SYNC
In/out
Frame synchronization
9.7.2
MCSI2 Interrupt Mapping
Table 9–42 identifies the MCSI2 interrupts. MCSI2 generates level 2 interrupts
for both the DSP and the MPU. Only one MPU MCSI2 interrupt covers TX, RX,
and frame error conditions; software must check the MCSI2 status register to
determine the interrupt source.
Table 9–42. MCSI2 Interrupt Mapping
Incoming Interrupts
Level 2 DSP Interrupt
Level 2 MPU Interrupt
MCSI2 TX interrupt
IRQ_08
IRQ_17
MCSI2 RX interrupt
IRQ_09
IRQ_17
MCSI2 Frame Error
IRQ_11
IRQ_17
9.7.3
MCSI2 DMA Request Mapping
Table 9–43 identifies MCSI2 DMA request lines. Only the DSP DMA controller
can transfer MCSI2 data; there is no MPU DMA capability.
Table 9–43. DMA Request Mapping—MCSI2
DMA Request Source
DMA Request Line—DSP
DMA Request Line—MPU
MCSI2 TX
DMA_REQ_03
–
MCSI2 RX
DMA_REQ_04
–