Traffic Controller Memory Interface Registers
4-54
The three time-out registers store the number of clock cycles before DSP,
DMA, LCD, LB requests are made high-priority in dynamic priority scheme for
the TC (see Table 4–22 through Table 4–24).
Table 4–22. Time-Out 1 Register (TIMEOUT1)
Bit
Field
Description
Access
Reset
Value
31–24
Reserved
Read is undefined. Writes must be zero.
R
All 0
23–16
Local bus
R/W
0x00
15:8
Reserved
Read is undefined. Writes must be zero.
R/W
All 0
7:0
DMA
R/W
0x00
Table 4–23. Time-Out 2 Register (TIMEOUT2)
Bit
Field
Description
Access
Reset
Value
31–24
Reserved
Read is undefined. Writes must be zero.
R
All 0
23–16
DSP
R/W
0x00
15–8
Reserved
Read is undefined. Writes must be zero.
R/W
All 0
7–0
LCD
R/W
0x00
Table 4–24. Time-Out 3 Register (TIMEOUT3)
Bit
Field
Description
Access
Reset
Value
31–0
Reserved
Read is undefined. Writes must be zero.
R
All 0