USB Host Controller Registers
14-40
Table 14–25. HC Port 3 Status and Control Register (HcRhPortStatus3) (Continued)
Bit
Reset
Value
Type
Description
Name
4
PRS/SPR
Port 3 port reset status/set port reset
When read as 1, indicates that port 3 is receiving the USB
reset signaling. When read as 0, USB reset is not being sent
to port 3.
A write of 1 to this bit sets the port 3 port reset status bit and
cause the USB host controller to begin signaling USB reset
to port 3. A write of 0 to this bit has no effect.
R/W
0
3
POCI/CSS
Port 3 port overcurrent indicator/clear suspend status
When read as 1, indicates that a port 3 port overcurrent
condition has occurred. When 0, no port 3 port overcurrent
condition has occurred.
The OMAP5910 does not provide inputs for signaling
external overcurrent indication to the USB host controller.
Overcurrent monitoring, if required, must be handled through
some other mechanism.
A write of 1 to this bit when port 3 port suspend status is 1
causes resume signaling on port 3. A write of 1 when port 3
port suspend status is 0 has no effect. A write of 0 has no
effect.
R/W
0
2
PSS/SPS
Port 3 port suspend status/set port suspend
When read as 1, indicates that port 3 is in the USB suspend
state, or is in the resume sequence. When 0, indicates that
port 3 is not in the USB suspend state. This bit is cleared
automatically at the end of the USB resume sequence and
also at the end of the USB reset sequence.
If port 3 CurrentConnectStatus is 1, a write of 1 to this bit
sets the port 3 port suspend status bit and places port 3 in
USB suspend state. If CurrentConnectState is 0, a write of 1
instead sets ConnectStatusChange to inform the USB host
controller driver software of an attempt to suspend a
disconnected device. A write of 0 to this bit has no effect.
R/W
0