McBSP3
9-22
9.4.4.12
Read From GPI
DSP_Read <= PCR; read DR_STAT bit
Figure 9–7. Waveform Example
A7 A6 A5 A4 A3 A2 A1 A0
B7 B6 B5 B4
B3 B2 B1 B0
C7 C6 C5 C4 C3 C2 C1 C0
2 CLK
BCLKX
BFSX
BDR/X
Section 9.4.4.13 through Section 9.4.4.21 explain the McBSP register setup
for TX master and RX slave with 8-bit data transfer using DMA support.
9.4.4.13
Serial Port Control Register Configuration
DSP_Write(0x1000) => SPCR1; set up SPCR1 per below configuration.
Table 9–23. Serial Port Control Register Configuration (DSP_Write(0x1000) => SPCR1)
Bit
Config Value
Description
15
0b
Disables digital loopback mode
14–13
00b
Right-justify and zero-fill MSBs in DRR
12–11
10b
Enables clock stop mode
10–8
000b
Reserved
7
0b
Turns off the DX enabler
6
0b
Reserved
5–4
00b
Set RINT driven by RRDY mode
3
0b
No synchronization error
2
0b
RBR is not in overrun condition.
1
0b
Receiver is not ready.
0
0b
Disables the serial port receiver and in reset state