Introduction
15-2
15.1 Introduction
The clock generator and reset management module supplies clocks and
resets to the entire OMAP5910 device.
Figure 15–1 shows the OMAP5910 with the clock generator and reset man-
agement area highlighted. Figure 15–2 shows the OMAP5910 clock scheme.
15.1.1 Clock Generation and System Reset Control
In the OMAP5910 device, clock generation and system reset are controlled by
several modules, as shown in Figure 15–3.
There are three major components of this circuitry: the ultralow-power device
(ULPD), the reset management module, and the clock generation and
management module.
Figure 15–1. OMAP5910 Device Clock and Reset Management
MPU core
(TI925T)
(instruction
cache, data
cache, MMU)
System
DMA
controller
TMS320C55x DSP
(Instruction cache, SARAM
DARAM, DMA,
H/W accelerators)
MPU
peripheral
bridge
LCD
I/F
MPU
Interface
SRAM
SDRAM
memories
Flash and
SRAM
memories
DSP
MMU
16
16
32
16
32
32
32
32
32
32
16
MPU privatePeripherals bus
DSP public (shared) pheripheral bus
32
MPU public
16
DSP
DSP public peripherals
McBSP1
McBSP3
MPU public peripherals
USB Host I/F
JTAG/
emulation
I/F
OSC
12 MHz
Clock
OSC
OMAP5910
ETM9
Timers (3)
MPU/DSP shared peripherals
Mailbox
MPU private peripherals
Timers (3)
16
Memory interface
Reset External clock
MPU Bus
32 kHz
1.5M bits
traffic controller (TC)
Watchdog timer
Level 1/2 interrupt handlers
Configuration registers
Clock and reset management
Watchdog timer
Level 1/2
Private peripherals
GPIO I/F
USB Function I/F
Camera I/F
MPUIO
32-kHz timer
PWT
PWL
M
I
F
S
M
I
F
F
I
M
I
F
MCSI1
MCSI2
Keyboard I/F
request
E
E
TIPB
switch
UART1
UART2
UART3 IrDA
32
MMC/SD
LPG x2
HDQ / 1-WIRE
DSP private
peripheral bus
peripherals bus
McBSP2
Device identification
RTC
interrupt handlers
I
2
C
µ
Wire
Frame adjstument
counter
32
32
32
32