Memory Interfaces
4-36
Figure 4–13. SDRAM Write Burst 32-Bit Word Followed by Read Burst 8 Half-Word
ACTV0
ACCESS_GRANT
COMMAND
ADDRESS
DQ
CURRENT_COL
CURRENT_SIZE
DVALID
SAVE_ADD
LAST_DATE
ACCESS_REG
2
STOP
WRITE
B0/R0
1
C0
B1/C1
C0+1
C0+1 C1+2
Q
READ
2
B0/C0
Q
Q
Q
Q
Q
Q
Q
C1
C1+1 C1+2 C1+3 C1+4 C1+5 C1+6 C1+7
C1+1 C1+2 C1+3 C1+4 C1+5 C1+6
L = 3
C1+8
C1+7
7
6
5
4
3
2
1
0
0
D
Ignored
D
Note:
WRITE (burst reduced to 2) is interrupted by a READ request pending on a bank and row already active.