Memory Map
4-7
Memory Interface Traffic Controller
Table 4–3. MPU Memory Map
Device Name
Start Address
End Address
Size in Bytes
Data Access
†
System Memory Address Space
External Slow Memory Interface (Flash)
FLASH CS0
0000:0000
01FF:FFFF
32M bytes
8/16/32 R/W
Reserved
0200:0000
03FF:FFFF
FLASH CS1
0400:0000
05FF:FFFF
32M bytes
8/16/32 R/W
Reserved
0600:0000
07FF:FFFF
FLASH CS2
0800:0000
09FF:FFFF
32M bytes
8/16/32 R/W
Reserved
0A00:0000
0BFF:FFFF
FLASH CS3
0C00:0000
0DFF:FFFF
32M bytes
8/16/32 R/W
Reserved
0E00:0000
0FFF:FFFF
External Fast Memory Interface (SDRAM)
SDRAM
1000:0000
13FF:FFFF
64M bytes
8/16 R/W
Reserved
1400:0000
1FFF:FFFF
Internal Memory Interface (SRAM)
Internal RAM
2000:0000
2002:FFFF
192K bytes
8/16/32 R/W
Reserved
2003:0000
2FFF:FFFF
DSP Processor Address Space
DSP MPUI Interface
MPUI Port RAM
E000:0000
E0FF:FFFF
16M bytes
16/32 R/W
MPUI DSP Peripherals I/O Space
E100:0000
E101:FFFF
128K bytes
16 R/W
DSP Private TIPB Peripherals (Strobe0)
DSP TI peripheral bus
E100:0000
E100:07FF
2K bytes
16 R/W
Reserved
E100:0800
E100:7FFF
30K bytes
DSP CLKM (clock control)
E100:8000
E100:87FF
2K bytes
16 R/W
Reserved
E100:8800
E100:8FFF
2K bytes
† Each register must always be accessed using the appropriate data access width as indicated in this table. Failure to do so
may result in unexpected behavior including a TIPB bus error condition with an associated interrupt. Reserved address loca-
tions should never be accessed.