Chapter 7 S12 Clock, Reset and Power Management Unit (S12CPMU_UHV_V5)
S12ZVHY/S12ZVHL Family Reference Manual, Rev. 1.05
Freescale Semiconductor
257
Table 7-16. COP Watchdog Rates if COPOSCSEL1=1.
CR2
CR1
CR0
COPCLK
Cycles to time-out
(COPCLK is ACLK divided by 2)
0
0
0
COP disabled
0
0
1
2
7
0
1
0
2
9
0
1
1
2
11
1
0
0
2
13
1
0
1
2
15
1
1
0
2
16
1
1
1
2
17