Appendix P Detailed Register Address Map
S12ZVHY/S12ZVHL Family Reference Manual Rev. 1.05
Freescale Semiconductor
855
0x0498
PWMPER4
R
Bit 7
6
5
4
3
2
1
Bit 0
W
0x0499
PWMPER5
R
Bit 7
6
5
4
3
2
1
Bit 0
W
0x049A
PWMPER6
R
Bit 7
6
5
4
3
2
1
Bit 0
W
0x049B
PWMPER7
R
Bit 7
6
5
4
3
2
1
Bit 0
W
0x049C
PWMDTY0
R
Bit 7
6
5
4
3
2
1
Bit 0
W
0x049D
PWMDTY1
R
Bit 7
6
5
4
3
2
1
Bit 0
W
0x049E
PWMDTY2
R
Bit 7
6
5
4
3
2
1
Bit 0
W
0x049F
PWMDTY3
R
Bit 7
6
5
4
3
2
1
Bit 0
W
0x04A0
PWMDTY4
R
Bit 7
6
5
4
3
2
1
Bit 0
W
0x04A1
PWMDTY5
R
Bit 7
6
5
4
3
2
1
Bit 0
W
0x04A2
PWMDTY6
R
Bit 7
6
5
4
3
2
1
Bit 0
W
0x04A3
PWMDTY7
R
Bit 7
6
5
4
3
2
1
Bit 0
W
0x04A4-
0x04A7
Reserved
R
0
0
0
0
0
0
0
0
W
0x04A8–0x05BF Reserved
Address
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
0x04A8-
0x05BF
Reserved
R
0
0
0
0
0
0
0
0
W
0x05C0–0x05EF Timer Module (TIM0)
Address
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
0x05C0
TIM0TIOS
R
IOS7
IOS6
IOS5
IOS4
IOS3
IOS2
IOS1
IOS0
W
0x0480–0x04A7 Pulse-Width-Modulator (PWM)