Chapter 10 Analog-to-Digital Converter (ADC12B_LBA_V1)
S12ZVHY/S12ZVHL Family Reference Manual Rev. 1.05
374
Freescale Semiconductor
10.4.2.7
ADC Error Interrupt Enable Register (ADCEIE)
Read: Anytime
Write: Anytime
Module Base + 0x0006
7
6
5
4
3
2
1
0
R
IA_EIE
CMD_EIE
EOL_EIE
Reserved
TRIG_EIE
RSTAR_EIE
LDOK_EIE
0
W
Reset
0
0
0
0
0
0
0
0
= Unimplemented or Reserved
Figure 10-10. ADC Error Interrupt Enable Register (ADCEIE)
Table 10-11. ADCEIE Field Descriptions
Field
Description
7
IA_EIE
Illegal Access Error Interrupt Enable Bit
— This bit enables the illegal access error interrupt.
0 Illegal access error interrupt disabled.
1 Illegal access error interrupt enabled.
6
CMD_EIE
Command Value Error Interrupt Enable Bit
— This bit enables the command value error interrupt.
0 Command value interrupt disabled.
1 Command value interrupt enabled.
5
EOL_EIE
”End Of List” Error Interrupt Enable Bit
— This bit enables the “End Of List” error interrupt.
0 “End Of List” error interrupt disabled.
1 “End Of List” error interrupt enabled.
3
TRIG_EIE
Conversion Sequence Trigger Error Interrupt Enable Bit
— This bit enables the conversion sequence trigger
error interrupt.
0 Conversion sequence trigger error interrupt disabled.
1 Conversion sequence trigger error interrupt enabled.
2
RSTAR_EIE
Restart Request Error Interrupt Enable Bit
— This bit enables the restart request error interrupt.
0 Restart Request error interrupt disabled.
1 Restart Request error interrupt enabled.
1
LDOK_EIE
Load OK Error Interrupt Enable Bit
— This bit enables the Load OK error interrupt.
0 Load OK error interrupt disabled.
1 Load OK error interrupt enabled.