Chapter 2 Port Integration Module (S12ZVHYPIMV1)
S12ZVHY/S12ZVHL Family Reference Manual Rev. 1.05
Freescale Semiconductor
79
S
PS7
IRQ
O IRQ interrupt input
GPIO
LPDC0
I/O LINPHY0 TXD direct control by register bit
LP0DR[LP0DR1]
S0L0RR2-0
TXD0
I/O TXD of SCI0
S0L0RR2-0
PTS[7]/KWS[7]
I/O General-purpose; with interrupt and wakeup
PS6
XIRQ
O XIRQ interrupt input
(3)
RXD0
I/O RXD of SCI0
S0L0RR2-0
PTS[6]/KWS[6]
I/O General-purpose; with interrupt and wakeup
PS5
SDA0
O SDA of IIC0
(TXCAN0)
I/O TX of MSCAN0
C0RR
PTS[5]/KWS[5]
I/O General-purpose; with interrupt and wakeup
PS4
SCL0
O SCL of IIC0
(RXCAN)
I/O RX of MSCAN0
C0RR
PTS[4]/KWS[4]
I/O General-purpose; with interrupt and wakeup
PS3
SS0
I/O SPI0 slave select
PTS[3]/KWS[3]
I/O General-purpose; with interrupt and wakeup
PS2
SCK0
I/O SPI0 serial clock
PTS[2]/KWS[2]
I/O General-purpose; with interrupt and wakeup
PS1
MOSI0
I/O SPI0 master out/slave in
PTS[1]/KWS[1]
I/O General-purpose; with interrupt and wakeup
PS0
MISO0
I/O SPI0 master in/slave out
PTS[0]/KWS[0]
I/O General-purpose; with interrupt and wakeup
Port Pin Name
Pin Function
& Priority
(1)
I/O
Description
Routing Register
Pin
Function
after Reset