Appendix P Detailed Register Address Map
S12ZVHY/S12ZVHL Family Reference Manual Rev. 1.05
Freescale Semiconductor
863
0x0702
SCI0ACR2
2
R
IREN
TNP1
TNP0
0
0
BERRM1
BERRM0
BKDFE
W
0x0703
SCI0CR2
R
TIE
TCIE
RIE
ILIE
TE
RE
RWU
SBK
W
0x0704
SCI0SR1
R
TDRE
TC
RDRF
IDLE
OR
NF
FE
PF
W
0x0705
SCI0SR2
R
AMAP
0
0
TXPOL
RXPOL
BRK13
TXDIR
RAF
W
0x0706
SCI0DRH
R
R8
T8
0
0
0
0
0
0
W
0x0707
SCI0DRL
R
R7
R6
R5
R4
R3
R2
R1
R0
W
T7
T6
T5
T4
T3
T2
T1
T0
1 These registers are accessible if the AMAP bit in the SCI0SR2 register is set to zero.
2 These registers are accessible if the AMAP bit in the SCI0SR2 register is set to one.
0x0708–0x070F Reserved
Address
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
0x0708-
0x070F
Reserved
R
0
0
0
0
0
0
0
0
W
0x0710–0x0717 Serial Communication Interface (SCI1)
Address
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
0x0710
SCI1BDH
1
R
SBR15
SBR14
SBR13
SBR12
SBR11
SBR10
SBR9
SBR8
W
0x0711
SCI1BDL
1
R
SBR7
SBR6
SBR5
SBR4
SBR3
SBR2
SBR1
SBR0
W
0x0712
SCI1CR1
1
R
LOOPS
SCISWAI
RSRC
M
WAKE
ILT
PE
PT
W
0x0710
SCI1ASR1
2
R
RXEDGIF
0
0
0
0
BERRV
BERRIF
BKDIF
W
0x0711
SCI1ACR1
2
R
RXEDGIE
0
0
0
0
0
BERRIE
BKDIE
W
0x0712
SCI1ACR2
2
R
IREN
TNP1
TNP0
0
0
BERRM1
BERRM0
BKDFE
W
0x0713
SCI1CR2
R
TIE
TCIE
RIE
ILIE
TE
RE
RWU
SBK
W
0x0700–0x0707 Serial Communication Interface (SCI0)