Appendix P Detailed Register Address Map
S12ZVHY/S12ZVHL Family Reference Manual Rev. 1.05
Freescale Semiconductor
857
0x05E2 TIM0PACNTH
R
PACNT15 PACNT14 PACNT13 PACNT12 PACNT11 PACNT10
PACNT9
PACNT8
W
0x05E3 TIM0PACNTL
R
PACNT7
PACNT6
PACNT5
PACNT4
PACNT3
PACNT2
PACNT1
PACNT0
W
0x05E4-
0x05EB
Reserved
R
W
0x05EC
TIM0OCPD
R
OCPD7
OCPD6
OCPD5
OCPD4
OCPD3
OCPD2
OCPD1
OCPD0
W
0x05ED
Reserved
R
W
0x05EE
TIM0PTPSR
R
PTPS7
PTPS6
PTPS5
PTPS4
PTPS3
PTPS2
PTPS1
PTPS0
W
0x05EF
Reserved
R
W
0x05F0–0x05FF Reserved
Address
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
0x05F0-
0x05FF
Reserved
R
0
0
0
0
0
0
0
0
W
0x0600–0x063F Analog to Digital Converter (ADC)
Address
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
0x0600
ADC0CTL_0
R
ADC_EN
ADC_SR
FRZ_MOD
SWAI
ACC_CFG[1:0]
STR_SEQA
MOD_CFG
W
0x0601
ADC0CTL_1
R
CSL_BMOD RVL_BMOD SMOD_ACC AUT_RSTA
0
0
0
0
W
0x0602
ADC0STS
R
CSL_SEL RVL_SEL
DBECC_ER
R
Reserved
READY
0
0
0
W
0x0603
ADC0TIM
R
0
PRS[6:0]
W
0x0604
ADC0FMT
R
DJM
0
0
0
0
SRES[2:0]
W
0x0605 ADC0FLWCTL
R
SEQA
TRIG
RSTA
LDOK
0
0
0
0
W
0x0606
ADC0EIE
R
IA_EIE
CMD_EIE
EOL_EIE
Reserved
TRIG_EIE
RSTAR_EIE
LDOK_EIE
0
W
0x05C0–0x05EF Timer Module (TIM0)